Timezone: »

 
Poster
Map-Reduce for Machine Learning on Multicore
Cheng-Tao Chu · Sang Kyun Kim · Yi-An Lin · YuanYuan Yu · Gary R Bradski · Andrew Y Ng · Kunle Olukotun

Tue Dec 05 07:30 PM -- 12:00 AM (PST) @ #None

Author Information

Cheng-Tao Chu (Google)
Sang Kyun Kim
Yi-An Lin
YuanYuan Yu
Gary R Bradski (OpenCV)
Andrew Y Ng (Baidu Research)
Kunle Olukotun (Stanford)

Kunle Olukotun is the Cadence Design Professor of Electrical Engineering and Computer Science at Stanford University. Olukotun is well known as a pioneer in multicore processor design and the leader of the Stanford Hydra chip multipocessor (CMP) research project. Olukotun founded Afara Websystems to develop high-throughput, low-power multicore processors for server systems. The Afara multicore processor, called Niagara, was acquired by Sun Microsystems. Niagara derived processors now power all Oracle SPARC-based servers. Olukotun currently directs the Stanford Pervasive Parallelism Lab (PPL), which seeks to proliferate the use of heterogeneous parallelism in all application areas using Domain Specific Languages (DSLs). Olukotun is a member of the Data Analytics for What’s Next (DAWN) Lab which is developing infrastructure for usable machine learning. Olukotun is an ACM Fellow and IEEE Fellow for contributions to multiprocessors on a chip and multi-threaded processor design and is the recipient of of the 2018 IEEE Harry H. Goode Memorial Award. Olukotun received his Ph.D. in Computer Engineering from The University of Michigan.

More from the Same Authors